Performance and Resource Utilization for AXI Data Width Converter v2.1

Vivado Design Suite Release 2023.2

Interpreting the results

This page contains maximum frequency and resource utilization data for several configurations of this IP core. The data is separated into a table per device family. In each table, each row describes a test case. The columns are divided into test parameters and results. The test parameters include the part information and the core-specific configuration parameters. Any configuration parameters that are not listed have their default values; any parameters with a blank value are disabled or set automatically by the IP core. Consult the product guide for this IP core for a list of GUI parameter and user parameter mappings.

Data is provided for the following device families:

Artix-7

Part Information Configuration Parameters Performance and Resource Utilization
Device Package Speed Grade Configuration Name
PROTOCOL
READ_WRITE_MODE
SI_DATA_WIDTH
MI_DATA_WIDTH
SI_ID_WIDTH
FIFO_MODE
ACLK_ASYNC
SYNCHRONIZATION_STAGES
Fixed clocks (MHz) Clock Input Fmax (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xc7a200t fbg676 2 downsize1024_7a2 AXI4 READ_WRITE 1024 512 4 none s_axi_aclk 172 1436 1736 0 0 0 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 2 downsize128_7a2 AXI4 READ_WRITE 128 64 4 none s_axi_aclk 193 693 814 0 0 0 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 2 downsize256_7a2 AXI4 READ_WRITE 256 128 4 none s_axi_aclk 203 943 950 0 0 0 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 2 downsize512_7a2 AXI4 READ_WRITE 512 256 4 none s_axi_aclk 182 1057 1214 0 0 0 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 2 downsize64_7a2 AXI4 READ_WRITE 64 32 4 none s_axi_aclk 193 736 738 0 0 0 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 2 downsize_lite_7a2 AXI4LITE READ_WRITE 64 32 none s_axi_aclk 507 110 55 0 0 0 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 2 upsize1024_7a2 AXI4 READ_WRITE 512 1024 4 0 3 none s_axi_aclk 152 3001 5720 0 0 0 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 2 upsize1024_fifo_7a2_7a2 AXI4 READ_WRITE 512 1024 4 1 3 none s_axi_aclk 172 3133 1555 0 16 32 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 2 upsize1024_fifo_async_mi_7a2 AXI4 READ_WRITE 512 1024 4 2 1 3 s_axi_aclk=100 m_axi_aclk 238 3316 2188 0 16 32 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 2 upsize1024_fifo_async_si_7a2 AXI4 READ_WRITE 512 1024 4 2 1 3 m_axi_aclk=100 s_axi_aclk 182 3302 2188 0 16 32 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 2 upsize128_7a2 AXI4 READ_WRITE 64 128 4 0 3 none s_axi_aclk 223 691 967 0 0 0 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 2 upsize128_fifo_7a2 AXI4 READ_WRITE 64 128 4 1 3 none s_axi_aclk 223 949 936 0 2 4 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 2 upsize128_fifo_async_mi_7a2 AXI4 READ_WRITE 64 128 4 2 1 3 s_axi_aclk=100 m_axi_aclk 300 1091 1564 0 2 4 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 2 upsize128_fifo_async_si_7a2 AXI4 READ_WRITE 64 128 4 2 1 3 m_axi_aclk=100 s_axi_aclk 213 1065 1563 0 2 4 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 2 upsize256_7a2 AXI4 READ_WRITE 128 256 4 0 3 none s_axi_aclk 193 1039 1653 0 0 0 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 2 upsize256_fifo_7a2 AXI4 READ_WRITE 128 256 4 1 3 none s_axi_aclk 223 1292 1033 0 4 8 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 2 upsize256_fifo_async_mi_7a2 AXI4 READ_WRITE 128 256 4 2 1 3 s_axi_aclk=100 m_axi_aclk 307 1484 1661 0 4 8 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 2 upsize256_fifo_async_si_7a2 AXI4 READ_WRITE 128 256 4 2 1 3 m_axi_aclk=100 s_axi_aclk 213 1465 1661 0 4 8 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 2 upsize512_7a2 AXI4 READ_WRITE 256 512 4 0 3 none s_axi_aclk 172 1705 3015 0 0 0 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 2 upsize512_fifo_7a2_7a2 AXI4 READ_WRITE 256 512 4 1 3 none s_axi_aclk 172 1967 1210 0 8 16 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 2 upsize512_fifo_async_mi_7a2 AXI4 READ_WRITE 256 512 4 2 1 3 s_axi_aclk=100 m_axi_aclk 244 2133 1840 0 8 16 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 2 upsize512_fifo_async_si_7a2 AXI4 READ_WRITE 256 512 4 2 1 3 m_axi_aclk=100 s_axi_aclk 175 2110 1840 0 8 16 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 2 upsize64_7a2 AXI4 READ_WRITE 32 64 4 0 3 none s_axi_aclk 243 512 617 0 0 0 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 2 upsize64_fifo_7a2 AXI4 READ_WRITE 32 64 4 1 3 none s_axi_aclk 253 799 881 0 1 2 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 2 upsize64_fifo_async_mi_7a2 AXI4 READ_WRITE 32 64 4 2 1 3 s_axi_aclk=100 m_axi_aclk 332 927 1508 0 1 2 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 2 upsize64_fifo_async_si_7a2 AXI4 READ_WRITE 32 64 4 2 1 3 m_axi_aclk=100 s_axi_aclk 263 928 1507 0 1 2 PRODUCTION 1.23 2018-06-13
xc7a200t fbg676 2 upsize_lite_7a2 AXI4LITE READ_WRITE 32 64 0 none s_axi_aclk 690 39 16 0 0 0 PRODUCTION 1.23 2018-06-13

Kintex-7

Part Information Configuration Parameters Performance and Resource Utilization
Device Package Speed Grade Configuration Name
PROTOCOL
READ_WRITE_MODE
SI_DATA_WIDTH
MI_DATA_WIDTH
SI_ID_WIDTH
FIFO_MODE
ACLK_ASYNC
SYNCHRONIZATION_STAGES
Fixed clocks (MHz) Clock Input Fmax (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xc7k325t ffg900 2 downsize1024_7k2 AXI4 READ_WRITE 1024 512 4 none s_axi_aclk 253 1439 1734 0 0 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 downsize128_7k2 AXI4 READ_WRITE 128 64 4 none s_axi_aclk 314 707 814 0 0 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 downsize256_7k2 AXI4 READ_WRITE 256 128 4 none s_axi_aclk 304 947 950 0 0 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 downsize512_7k2 AXI4 READ_WRITE 512 256 4 none s_axi_aclk 274 1061 1214 0 0 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 downsize64_7k2 AXI4 READ_WRITE 64 32 4 none s_axi_aclk 274 738 738 0 0 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 downsize_lite_7k2 AXI4LITE READ_WRITE 64 32 none s_axi_aclk 680 111 55 0 0 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 upsize1024_7k2 AXI4 READ_WRITE 512 1024 4 0 3 none s_axi_aclk 253 3022 5720 0 0 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 upsize1024_fifo_7k2 AXI4 READ_WRITE 512 1024 4 1 3 none s_axi_aclk 274 3161 1556 0 16 32 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 upsize1024_fifo_async_mi_7k2 AXI4 READ_WRITE 512 1024 4 2 1 3 s_axi_aclk=100 m_axi_aclk 369 3331 2188 0 16 32 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 upsize1024_fifo_async_si_7k2 AXI4 READ_WRITE 512 1024 4 2 1 3 m_axi_aclk=100 s_axi_aclk 269 3311 2188 0 16 32 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 upsize128_7k2 AXI4 READ_WRITE 64 128 4 0 3 none s_axi_aclk 350 718 967 0 0 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 upsize128_fifo_7k2 AXI4 READ_WRITE 64 128 4 1 3 none s_axi_aclk 344 984 936 0 2 4 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 upsize128_fifo_async_mi_7k2 AXI4 READ_WRITE 64 128 4 2 1 3 s_axi_aclk=100 m_axi_aclk 463 1124 1563 0 2 4 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 upsize128_fifo_async_si_7k2 AXI4 READ_WRITE 64 128 4 2 1 3 m_axi_aclk=100 s_axi_aclk 350 1098 1563 0 2 4 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 upsize256_7k2 AXI4 READ_WRITE 128 256 4 0 3 none s_axi_aclk 324 1070 1653 0 0 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 upsize256_fifo_7k2 AXI4 READ_WRITE 128 256 4 1 3 none s_axi_aclk 344 1322 1033 0 4 8 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 upsize256_fifo_async_mi_7k2 AXI4 READ_WRITE 128 256 4 2 1 3 s_axi_aclk=100 m_axi_aclk 450 1515 1661 0 4 8 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 upsize256_fifo_async_si_7k2 AXI4 READ_WRITE 128 256 4 2 1 3 m_axi_aclk=100 s_axi_aclk 338 1485 1661 0 4 8 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 upsize512_7k2 AXI4 READ_WRITE 256 512 4 0 3 none s_axi_aclk 269 1718 3021 0 0 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 upsize512_fifo_7k2 AXI4 READ_WRITE 256 512 4 1 3 none s_axi_aclk 269 2001 1210 0 8 16 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 upsize512_fifo_async_mi_7k2 AXI4 READ_WRITE 256 512 4 2 1 3 s_axi_aclk=100 m_axi_aclk 394 2186 1840 0 8 16 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 upsize512_fifo_async_si_7k2 AXI4 READ_WRITE 256 512 4 2 1 3 m_axi_aclk=100 s_axi_aclk 257 2117 1840 0 8 16 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 upsize64_7k2 AXI4 READ_WRITE 32 64 4 0 3 none s_axi_aclk 365 533 617 0 0 0 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 upsize64_fifo_7k2 AXI4 READ_WRITE 32 64 4 1 3 none s_axi_aclk 415 837 883 0 1 2 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 upsize64_fifo_async_mi_7k2 AXI4 READ_WRITE 32 64 4 2 1 3 s_axi_aclk=100 m_axi_aclk 475 945 1507 0 1 2 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 upsize64_fifo_async_si_7k2 AXI4 READ_WRITE 32 64 4 2 1 3 m_axi_aclk=100 s_axi_aclk 388 959 1507 0 1 2 PRODUCTION 1.12 2017-02-17
xc7k325t ffg900 2 upsize_lite_7k2 AXI4LITE READ_WRITE 32 64 0 none s_axi_aclk 1065 41 15 0 0 0 PRODUCTION 1.12 2017-02-17

Kintex UltraScale

Part Information Configuration Parameters Performance and Resource Utilization
Device Package Speed Grade Configuration Name
PROTOCOL
READ_WRITE_MODE
SI_DATA_WIDTH
MI_DATA_WIDTH
SI_ID_WIDTH
FIFO_MODE
ACLK_ASYNC
SYNCHRONIZATION_STAGES
Fixed clocks (MHz) Clock Input Fmax (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xcku085 flva1517 2 downsize1024_ku2 AXI4 READ_WRITE 1024 512 4 none s_axi_aclk 334 1977 1738 0 0 0 PRODUCTION 1.26 12-04-2018
xcku085 flva1517 2 downsize128_ku2 AXI4 READ_WRITE 128 64 4 none s_axi_aclk 415 733 814 0 0 0 PRODUCTION 1.26 12-04-2018
xcku085 flva1517 2 downsize256_ku2 AXI4 READ_WRITE 256 128 4 none s_axi_aclk 395 969 951 0 0 0 PRODUCTION 1.26 12-04-2018
xcku085 flva1517 2 downsize512_ku2 AXI4 READ_WRITE 512 256 4 none s_axi_aclk 385 1317 1214 0 0 0 PRODUCTION 1.26 12-04-2018
xcku085 flva1517 2 downsize64_ku2 AXI4 READ_WRITE 64 32 4 none s_axi_aclk 415 664 738 0 0 0 PRODUCTION 1.26 12-04-2018
xcku085 flva1517 2 downsize_lite_ku2 AXI4LITE READ_WRITE 64 32 none s_axi_aclk 924 111 55 0 0 0 PRODUCTION 1.26 12-04-2018
xcku040 ffva1156 2 upsize1024_fifo_async_si_ku2 AXI4 READ_WRITE 512 1024 4 2 1 3 m_axi_aclk=100 s_axi_aclk 425 3356 2198 0 16 32 PRODUCTION 1.25 12-04-2018
xcku085 flva1517 2 upsize1024_fifo_ku2 AXI4 READ_WRITE 512 1024 4 1 3 none s_axi_aclk 405 3286 1571 0 16 32 PRODUCTION 1.26 12-04-2018
xcku085 flva1517 2 upsize1024_ku2 AXI4 READ_WRITE 512 1024 4 0 3 none s_axi_aclk 314 3058 5727 0 0 0 PRODUCTION 1.26 12-04-2018
xcku040 ffva1156 2 upsize128_fifo_async_mi_ku2 AXI4 READ_WRITE 64 128 4 2 1 3 s_axi_aclk=100 m_axi_aclk 575 1113 1565 0 2 4 PRODUCTION 1.25 12-04-2018
xcku085 flva1517 2 upsize128_fifo_ku2 AXI4 READ_WRITE 64 128 4 1 3 none s_axi_aclk 472 1004 941 0 2 4 PRODUCTION 1.26 12-04-2018
xcku085 flva1517 2 upsize128_ku2 AXI4 READ_WRITE 64 128 4 0 3 none s_axi_aclk 415 731 967 0 0 0 PRODUCTION 1.26 12-04-2018
xcku085 flva1517 2 upsize256_fifo_ku2 AXI4 READ_WRITE 128 256 4 1 3 none s_axi_aclk 415 1337 1036 0 4 8 PRODUCTION 1.26 12-04-2018
xcku085 flva1517 2 upsize256_ku2 AXI4 READ_WRITE 128 256 4 0 3 none s_axi_aclk 385 1079 1653 0 0 0 PRODUCTION 1.26 12-04-2018
xcku040 ffva1156 2 upsize512_fifo_async_si_ku2 AXI4 READ_WRITE 256 512 4 2 1 3 m_axi_aclk=100 s_axi_aclk 394 2123 1844 0 8 16 PRODUCTION 1.25 12-04-2018
xcku085 flva1517 2 upsize512_fifo_ku2 AXI4 READ_WRITE 256 512 4 1 3 none s_axi_aclk 425 2056 1213 0 8 16 PRODUCTION 1.26 12-04-2018
xcku085 flva1517 2 upsize512_ku2 AXI4 READ_WRITE 256 512 4 0 3 none s_axi_aclk 365 1816 3022 0 0 0 PRODUCTION 1.26 12-04-2018
xcku040 ffva1156 2 upsize64_fifo_async_mi_ku040 AXI4 READ_WRITE 32 64 4 2 1 3 s_axi_aclk=100 m_axi_aclk 569 949 1509 0 1 2 PRODUCTION 1.25 12-04-2018
xcku040 ffva1156 2 upsize64_fifo_async_mi_ku2 AXI4 READ_WRITE 32 64 4 2 1 3 s_axi_aclk=100 m_axi_aclk 569 949 1509 0 1 2 PRODUCTION 1.25 12-04-2018
xcku040 ffva1156 2 upsize64_fifo_async_si_ku040 AXI4 READ_WRITE 32 64 4 2 1 3 m_axi_aclk=100 s_axi_aclk 482 944 1509 0 1 2 PRODUCTION 1.25 12-04-2018
xcku085 flva1517 2 upsize64_fifo_ku2 AXI4 READ_WRITE 32 64 4 1 3 none s_axi_aclk 477 824 884 0 1 2 PRODUCTION 1.26 12-04-2018
xcku085 flva1517 2 upsize64_ku2 AXI4 READ_WRITE 32 64 4 0 3 none s_axi_aclk 456 540 618 0 0 0 PRODUCTION 1.26 12-04-2018
xcku085 flva1517 2 upsize_lite_ku2 AXI4LITE READ_WRITE 32 64 0 none s_axi_aclk 1259 38 13 0 0 0 PRODUCTION 1.26 12-04-2018

Kintex UltraScale+

Part Information Configuration Parameters Performance and Resource Utilization
Device Package Speed Grade Configuration Name
PROTOCOL
READ_WRITE_MODE
SI_DATA_WIDTH
MI_DATA_WIDTH
SI_ID_WIDTH
FIFO_MODE
ACLK_ASYNC
SYNCHRONIZATION_STAGES
Fixed clocks (MHz) Clock Input Fmax (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xcku5p ffvb676 2 downsize1024_ku5p AXI4 READ_WRITE 1024 512 4 none s_axi_aclk 487 1977 1734 0 0 0 PRODUCTION 1.29 05-01-2022
xcku5p ffvb676 2 downsize128_ku5p AXI4 READ_WRITE 128 64 4 none s_axi_aclk 565 734 814 0 0 0 PRODUCTION 1.29 05-01-2022
xcku5p ffvb676 2 downsize256_ku5p AXI4 READ_WRITE 256 128 4 none s_axi_aclk 515 973 950 0 0 0 PRODUCTION 1.29 05-01-2022
xcku5p ffvb676 2 downsize512_ku5p AXI4 READ_WRITE 512 256 4 none s_axi_aclk 515 1319 1214 0 0 0 PRODUCTION 1.29 05-01-2022
xcku5p ffvb676 2 downsize64_ku5p AXI4 READ_WRITE 64 32 4 none s_axi_aclk 607 682 738 0 0 0 PRODUCTION 1.29 05-01-2022
xcku5p ffvb676 2 downsize_lite_ku5p AXI4LITE READ_WRITE 64 32 none s_axi_aclk 1240 110 55 0 0 0 PRODUCTION 1.29 05-01-2022
xcku5p ffvb676 2 upsize1024_fifo_async_mi_ku2 AXI4 READ_WRITE 512 1024 4 2 1 3 s_axi_aclk=100 m_axi_aclk 600 3445 2191 0 16 32 PRODUCTION 1.29 05-01-2022
xcku5p ffvb676 2 upsize1024_fifo_async_si_ku5p AXI4 READ_WRITE 512 1024 4 2 1 3 m_axi_aclk=100 s_axi_aclk 532 3326 2194 0 16 32 PRODUCTION 1.29 05-01-2022
xcku5p ffvb676 2 upsize1024_fifo_ku5p_ku5p AXI4 READ_WRITE 512 1024 4 1 3 none s_axi_aclk 550 3296 1567 0 16 32 PRODUCTION 1.29 05-01-2022
xcku5p ffvb676 2 upsize1024_ku5p AXI4 READ_WRITE 512 1024 4 0 3 none s_axi_aclk 466 3069 5727 0 0 0 PRODUCTION 1.29 05-01-2022
xcku5p ffvb676 2 upsize128_fifo_async_si_ku2 AXI4 READ_WRITE 64 128 4 2 1 3 m_axi_aclk=100 s_axi_aclk 650 1127 1565 0 2 4 PRODUCTION 1.29 05-01-2022
xcku5p ffvb676 2 upsize128_fifo_ku5p AXI4 READ_WRITE 64 128 4 1 3 none s_axi_aclk 663 1024 942 0 2 4 PRODUCTION 1.29 05-01-2022
xcku5p ffvb676 2 upsize128_ku5p AXI4 READ_WRITE 64 128 4 0 3 none s_axi_aclk 593 797 967 0 0 0 PRODUCTION 1.29 05-01-2022
xcku5p ffvb676 2 upsize256_fifo_async_mi_ku2 AXI4 READ_WRITE 128 256 4 2 1 3 s_axi_aclk=100 m_axi_aclk 732 1503 1663 0 4 8 PRODUCTION 1.29 05-01-2022
xcku5p ffvb676 2 upsize256_fifo_async_si_ku2 AXI4 READ_WRITE 128 256 4 2 1 3 m_axi_aclk=100 s_axi_aclk 619 1513 1663 0 4 8 PRODUCTION 1.29 05-01-2022
xcku5p ffvb676 2 upsize256_fifo_ku5p AXI4 READ_WRITE 128 256 4 1 3 none s_axi_aclk 663 1371 1038 0 4 8 PRODUCTION 1.29 05-01-2022
xcku5p ffvb676 2 upsize256_ku5p AXI4 READ_WRITE 128 256 4 0 3 none s_axi_aclk 550 1084 1653 0 0 0 PRODUCTION 1.29 05-01-2022
xcku5p ffvb676 2 upsize512_fifo_async_mi_ku2 AXI4 READ_WRITE 256 512 4 2 1 3 s_axi_aclk=100 m_axi_aclk 644 2207 1845 0 8 16 PRODUCTION 1.29 05-01-2022
xcku5p ffvb676 2 upsize512_fifo_ku5p_ku5p AXI4 READ_WRITE 256 512 4 1 3 none s_axi_aclk 593 2083 1214 0 8 16 PRODUCTION 1.29 05-01-2022
xcku5p ffvb676 2 upsize512_ku5p AXI4 READ_WRITE 256 512 4 0 3 none s_axi_aclk 508 1810 3022 0 0 0 PRODUCTION 1.29 05-01-2022
xcku5p ffvb676 2 upsize64_fifo_async_mi_ku5p AXI4 READ_WRITE 32 64 4 2 1 3 s_axi_aclk=100 m_axi_aclk 738 951 1509 0 1 2 PRODUCTION 1.29 05-01-2022
xcku5p ffvb676 2 upsize64_fifo_async_si_ku2 AXI4 READ_WRITE 32 64 4 2 1 3 m_axi_aclk=100 s_axi_aclk 725 974 1509 0 1 2 PRODUCTION 1.29 05-01-2022
xcku5p ffvb676 2 upsize64_fifo_async_si_ku5p AXI4 READ_WRITE 32 64 4 2 1 3 m_axi_aclk=100 s_axi_aclk 725 974 1509 0 1 2 PRODUCTION 1.29 05-01-2022
xcku5p ffvb676 2 upsize64_fifo_ku5p AXI4 READ_WRITE 32 64 4 1 3 none s_axi_aclk 733 841 884 0 1 2 PRODUCTION 1.29 05-01-2022
xcku5p ffvb676 2 upsize64_ku5p AXI4 READ_WRITE 32 64 4 0 3 none s_axi_aclk 607 574 617 0 0 0 PRODUCTION 1.29 05-01-2022
xcku5p ffvb676 2 upsize_lite_ku5p AXI4LITE READ_WRITE 32 64 0 none s_axi_aclk 1816 37 13 0 0 0 PRODUCTION 1.29 05-01-2022

Zynq-7000

Part Information Configuration Parameters Performance and Resource Utilization
Device Package Speed Grade Configuration Name
PROTOCOL
READ_WRITE_MODE
SI_DATA_WIDTH
MI_DATA_WIDTH
SI_ID_WIDTH
FIFO_MODE
ACLK_ASYNC
SYNCHRONIZATION_STAGES
Fixed clocks (MHz) Clock Input Fmax (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xc7z045 ffg900 2 downsize1024_7z2 AXI4 READ_WRITE 1024 512 4 none s_axi_aclk 253 1442 1734 0 0 0 PRODUCTION 1.12 2019-11-22
xc7z045 ffg900 2 downsize128_7z2 AXI4 READ_WRITE 128 64 4 none s_axi_aclk 294 704 814 0 0 0 PRODUCTION 1.12 2019-11-22
xc7z045 ffg900 2 downsize256_7z2 AXI4 READ_WRITE 256 128 4 none s_axi_aclk 314 958 950 0 0 0 PRODUCTION 1.12 2019-11-22
xc7z045 ffg900 2 downsize512_7z2 AXI4 READ_WRITE 512 256 4 none s_axi_aclk 284 1069 1214 0 0 0 PRODUCTION 1.12 2019-11-22
xc7z045 ffg900 2 downsize64_7z2 AXI4 READ_WRITE 64 32 4 none s_axi_aclk 294 748 738 0 0 0 PRODUCTION 1.12 2019-11-22
xc7z045 ffg900 2 downsize_lite_7z2 AXI4LITE READ_WRITE 64 32 none s_axi_aclk 730 111 55 0 0 0 PRODUCTION 1.12 2019-11-22
xc7z045 ffg900 2 upsize1024_7z2 AXI4 READ_WRITE 512 1024 4 0 3 none s_axi_aclk 263 3029 5732 0 0 0 PRODUCTION 1.12 2019-11-22
xc7z045 ffg900 2 upsize1024_fifo_7z2 AXI4 READ_WRITE 512 1024 4 1 3 none s_axi_aclk 253 3158 1556 0 16 32 PRODUCTION 1.12 2019-11-22
xc7z045 ffg900 2 upsize128_7z2 AXI4 READ_WRITE 64 128 4 0 3 none s_axi_aclk 350 709 967 0 0 0 PRODUCTION 1.12 2019-11-22
xc7z045 ffg900 2 upsize128_fifo_7z2 AXI4 READ_WRITE 64 128 4 1 3 none s_axi_aclk 350 986 936 0 2 4 PRODUCTION 1.12 2019-11-22
xc7z045 ffg900 2 upsize256_7z2 AXI4 READ_WRITE 128 256 4 0 3 none s_axi_aclk 314 1071 1653 0 0 0 PRODUCTION 1.12 2019-11-22
xc7z045 ffg900 2 upsize256_fifo_7z2 AXI4 READ_WRITE 128 256 4 1 3 none s_axi_aclk 334 1319 1033 0 4 8 PRODUCTION 1.12 2019-11-22
xc7z045 ffg900 2 upsize512_7z2 AXI4 READ_WRITE 256 512 4 0 3 none s_axi_aclk 304 2006 3022 0 0 0 PRODUCTION 1.12 2019-11-22
xc7z045 ffg900 2 upsize512_fifo_7z2 AXI4 READ_WRITE 256 512 4 1 3 none s_axi_aclk 274 2002 1210 0 8 16 PRODUCTION 1.12 2019-11-22
xc7z045 ffg900 2 upsize64_7z2 AXI4 READ_WRITE 32 64 4 0 3 none s_axi_aclk 365 531 617 0 0 0 PRODUCTION 1.12 2019-11-22
xc7z045 ffg900 2 upsize64_fifo_7z2 AXI4 READ_WRITE 32 64 4 1 3 none s_axi_aclk 385 823 881 0 1 2 PRODUCTION 1.12 2019-11-22
xc7z045 ffg900 2 upsize_lite_7z2 AXI4LITE READ_WRITE 32 64 0 none s_axi_aclk 1075 41 13 0 0 0 PRODUCTION 1.12 2019-11-22

Zynq UltraScale+

Part Information Configuration Parameters Performance and Resource Utilization
Device Package Speed Grade Configuration Name
PROTOCOL
READ_WRITE_MODE
SI_DATA_WIDTH
MI_DATA_WIDTH
SI_ID_WIDTH
FIFO_MODE
ACLK_ASYNC
SYNCHRONIZATION_STAGES
Fixed clocks (MHz) Clock Input Fmax (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xczu9eg ffvb1156 2 downsize1024_zu9e AXI4 READ_WRITE 1024 512 4 none s_axi_aclk 501 1987 1734 0 0 0 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 downsize128_zu9e AXI4 READ_WRITE 128 64 4 none s_axi_aclk 593 748 814 0 0 0 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 downsize256_zu9e AXI4 READ_WRITE 256 128 4 none s_axi_aclk 501 971 950 0 0 0 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 downsize512_zu9e AXI4 READ_WRITE 512 256 4 none s_axi_aclk 515 1326 1214 0 0 0 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 downsize64_zu9e AXI4 READ_WRITE 64 32 4 none s_axi_aclk 593 681 738 0 0 0 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 downsize_lite_zu9e AXI4LITE READ_WRITE 64 32 none s_axi_aclk 1204 108 55 0 0 0 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 upsize1024_fifo_async_mi_7z2 AXI4 READ_WRITE 512 1024 4 2 1 3 s_axi_aclk=100 m_axi_aclk 557 3379 2191 0 16 32 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 upsize1024_fifo_async_si_7z2 AXI4 READ_WRITE 512 1024 4 2 1 3 m_axi_aclk=100 s_axi_aclk 588 3379 2195 0 16 32 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 upsize1024_fifo_zu9e_zu9e AXI4 READ_WRITE 512 1024 4 1 3 none s_axi_aclk 558 3340 1567 0 16 32 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 upsize1024_zu9e AXI4 READ_WRITE 512 1024 4 0 3 none s_axi_aclk 424 3020 5729 0 0 0 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 upsize128_fifo_async_mi_7z2 AXI4 READ_WRITE 64 128 4 2 1 3 s_axi_aclk=100 m_axi_aclk 738 1125 1565 0 2 4 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 upsize128_fifo_async_si_7z2 AXI4 READ_WRITE 64 128 4 2 1 3 m_axi_aclk=100 s_axi_aclk 613 1128 1565 0 2 4 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 upsize128_fifo_zu9e AXI4 READ_WRITE 64 128 4 1 3 none s_axi_aclk 635 1009 940 0 2 4 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 upsize128_zu9e AXI4 READ_WRITE 64 128 4 0 3 none s_axi_aclk 593 805 969 0 0 0 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 upsize256_fifo_async_mi_7z2 AXI4 READ_WRITE 128 256 4 2 1 3 s_axi_aclk=100 m_axi_aclk 738 1507 1663 0 4 8 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 upsize256_fifo_async_si_7z2 AXI4 READ_WRITE 128 256 4 2 1 3 m_axi_aclk=100 s_axi_aclk 600 1502 1664 0 4 8 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 upsize256_fifo_zu9e AXI4 READ_WRITE 128 256 4 1 3 none s_axi_aclk 600 1345 1036 0 4 8 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 upsize256_zu9e AXI4 READ_WRITE 128 256 4 0 3 none s_axi_aclk 550 1093 1656 0 0 0 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 upsize512_fifo_async_mi_7z2 AXI4 READ_WRITE 256 512 4 2 1 3 s_axi_aclk=100 m_axi_aclk 644 2212 1842 0 8 16 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 upsize512_fifo_async_si_7z2 AXI4 READ_WRITE 256 512 4 2 1 3 m_axi_aclk=100 s_axi_aclk 550 2126 1842 0 8 16 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 upsize512_fifo_zu9e_zu9e AXI4 READ_WRITE 256 512 4 1 3 none s_axi_aclk 536 2027 1213 0 8 16 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 upsize512_zu9e AXI4 READ_WRITE 256 512 4 0 3 none s_axi_aclk 494 1807 3021 0 0 0 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 upsize64_fifo_async_mi_7z2 AXI4 READ_WRITE 32 64 4 2 1 3 s_axi_aclk=100 m_axi_aclk 738 947 1509 0 1 2 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 upsize64_fifo_async_si_7z2 AXI4 READ_WRITE 32 64 4 2 1 3 m_axi_aclk=100 s_axi_aclk 663 959 1509 0 1 2 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 upsize64_fifo_zu9e AXI4 READ_WRITE 32 64 4 1 3 none s_axi_aclk 691 844 884 0 1 2 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 upsize64_zu9e AXI4 READ_WRITE 32 64 4 0 3 none s_axi_aclk 628 572 617 0 0 0 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 2 upsize_lite_zu9e AXI4LITE READ_WRITE 32 64 0 none s_axi_aclk 1809 37 13 0 0 0 PRODUCTION 1.30 05-15-2022

COPYRIGHT

Copyright 2023 Xilinx, Inc. Xilinx, the Xilinx logo, Alveo, Artix, ISE, Kintex, Spartan, Versal, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. Arm is a registered trademark of Arm Limited in the EU and other countries. All other trademarks are the property of their respective owners.

LEGAL INFORMATION: PLEASE READ

The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of Xilinx's limited warranty, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in such critical applications, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos.