Performance and Resource Utilization for Viterbi Decoder v9.1

Vivado Design Suite Release 2023.2

Interpreting the results

This page contains maximum frequency and resource utilization data for several configurations of this IP core. The data is separated into a table per device family. In each table, each row describes a test case. The columns are divided into test parameters and results. The test parameters include the part information and the core-specific configuration parameters. Any configuration parameters that are not listed have their default values; any parameters with a blank value are disabled or set automatically by the IP core. Consult the product guide for this IP core for a list of GUI parameter and user parameter mappings.

Data is provided for the following device families:

Kintex-7

Part Information Configuration Parameters Performance and Resource Utilization
Device Package Speed Grade Configuration Name
Viterbi_Type
Channels
Architecture
Clock Input Fmax (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xc7k70t fbv676 1 k7_1_par_ch1 Standard 1 Parallel aclk 265 2169 1719 0 2 0 PRODUCTION 1.12 2017-02-17
xc7k70t fbv676 1 k7_1_par_ch3 Multi_Channel 3 Parallel aclk 363 2273 3518 0 2 0 PRODUCTION 1.12 2017-02-17
xc7k70t fbv676 1 k7_1_ser_ch1 Standard 1 Serial aclk 374 1363 1931 0 2 0 PRODUCTION 1.12 2017-02-17

Kintex UltraScale

Part Information Configuration Parameters Performance and Resource Utilization
Device Package Speed Grade Configuration Name
Viterbi_Type
Channels
Architecture
Clock Input Fmax (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xcku025 ffva1156 1 ku_1_par_ch1 Standard 1 Parallel aclk 358 2264 1755 0 2 0 PRODUCTION 1.25 12-04-2018
xcku025 ffva1156 1 ku_1_par_ch3 Multi_Channel 3 Parallel aclk 450 2019 3520 0 2 0 PRODUCTION 1.25 12-04-2018
xcku025 ffva1156 1 ku_1_ser_ch1 Standard 1 Serial aclk 440 1367 1946 0 2 0 PRODUCTION 1.25 12-04-2018

Kintex UltraScale+

Part Information Configuration Parameters Performance and Resource Utilization
Device Package Speed Grade Configuration Name
Viterbi_Type
Channels
Architecture
Clock Input Fmax (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xcku11p ffva1156 1 kup_1_par_ch1 Standard 1 Parallel aclk 522 2273 1730 0 2 0 PRODUCTION 1.29 05-01-2022
xcku11p ffva1156 1 kup_1_par_ch3 Multi_Channel 3 Parallel aclk 571 2159 3520 0 2 0 PRODUCTION 1.29 05-01-2022
xcku11p ffva1156 1 kup_1_ser_ch1 Standard 1 Serial aclk 571 1479 1945 0 2 0 PRODUCTION 1.29 05-01-2022

Versal ACAP

Part Information Configuration Parameters Performance and Resource Utilization
Device Package Speed Grade Configuration Name
Viterbi_Type
Channels
Architecture
Clock Input Fmax (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xcvc1902 vsva2197 1LP ver_1_par_ch1 Standard 1 Parallel aclk 385 2013 1717 0 2 0 PRODUCTION 2.12 2023-09-01
xcvc1902 vsva2197 1LP ver_1_par_ch3 Multi_Channel 3 Parallel aclk 505 2071 3523 0 2 0 PRODUCTION 2.12 2023-09-01
xcvc1902 vsva2197 1LP ver_1_ser_ch1 Standard 1 Serial aclk 505 1345 1973 0 2 0 PRODUCTION 2.12 2023-09-01

Virtex-7

Part Information Configuration Parameters Performance and Resource Utilization
Device Package Speed Grade Configuration Name
Viterbi_Type
Channels
Architecture
Clock Input Fmax (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xc7vx485t ffg1157 1 v7_1_par_ch1 Standard 1 Parallel aclk 275 2208 1720 0 2 0 PRODUCTION 1.12 2014-09-11
xc7vx485t ffg1157 1 v7_1_par_ch3 Multi_Channel 3 Parallel aclk 369 2273 3519 0 2 0 PRODUCTION 1.12 2014-09-11
xc7vx485t ffg1157 1 v7_1_ser_ch1 Standard 1 Serial aclk 363 1364 1934 0 2 0 PRODUCTION 1.12 2014-09-11

Virtex UltraScale

Part Information Configuration Parameters Performance and Resource Utilization
Device Package Speed Grade Configuration Name
Viterbi_Type
Channels
Architecture
Clock Input Fmax (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xcvu065 ffvc1517 1 vu_1_par_ch1 Standard 1 Parallel aclk 363 2295 1748 0 2 0 PRODUCTION 1.27 12-04-2018
xcvu065 ffvc1517 1 vu_1_par_ch3 Multi_Channel 3 Parallel aclk 456 2015 3520 0 2 0 PRODUCTION 1.27 12-04-2018
xcvu065 ffvc1517 1 vu_1_ser_ch1 Standard 1 Serial aclk 450 1370 1973 0 2 0 PRODUCTION 1.27 12-04-2018

Virtex UltraScale+

Part Information Configuration Parameters Performance and Resource Utilization
Device Package Speed Grade Configuration Name
Viterbi_Type
Channels
Architecture
Clock Input Fmax (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xcvu11p flga2577 1 vup_1_par_ch1 Standard 1 Parallel aclk 549 2315 1719 0 2 0 PRODUCTION 1.28 03-30-2022
xcvu11p flga2577 1 vup_1_par_ch3 Multi_Channel 3 Parallel aclk 571 2159 3520 0 2 0 PRODUCTION 1.28 03-30-2022
xcvu11p flga2577 1 vup_1_ser_ch1 Standard 1 Serial aclk 571 1479 1939 0 2 0 PRODUCTION 1.28 03-30-2022

Zynq UltraScale+

Part Information Configuration Parameters Performance and Resource Utilization
Device Package Speed Grade Configuration Name
Viterbi_Type
Channels
Architecture
Clock Input Fmax (MHz) LUTs FFs DSPs 36k BRAMs 18k BRAMs Speedfile Status
xczu9eg ffvb1156 1LV zup_1_par_ch1 Standard 1 Parallel aclk 424 2271 1757 0 2 0 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 1LV zup_1_par_ch3 Multi_Channel 3 Parallel aclk 456 2012 3520 0 2 0 PRODUCTION 1.30 05-15-2022
xczu9eg ffvb1156 1LV zup_1_ser_ch1 Standard 1 Serial aclk 456 1364 1931 0 2 0 PRODUCTION 1.30 05-15-2022

COPYRIGHT

Copyright 2023 Xilinx, Inc. Xilinx, the Xilinx logo, Alveo, Artix, ISE, Kintex, Spartan, Versal, Virtex, Vivado, Zynq, and other designated brands included herein are trademarks of Xilinx in the United States and other countries. Arm is a registered trademark of Arm Limited in the EU and other countries. All other trademarks are the property of their respective owners.

LEGAL INFORMATION: PLEASE READ

The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Xilinx products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Xilinx hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in connection with, the Materials (including your use of the Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. Xilinx assumes no obligation to correct any errors contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the Materials without prior written consent. Certain products are subject to the terms and conditions of Xilinx's limited warranty, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos; IP cores may be subject to warranty and support terms contained in a license issued to you by Xilinx. Xilinx products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for use of Xilinx products in such critical applications, please refer to Xilinx's Terms of Sale which can be viewed at https://www.xilinx.com/legal.htm#tos.