UPGRADE YOUR BROWSER

We have detected your current browser version is not the latest one. Xilinx.com uses the latest web technologies to bring you the best online experience possible. Please upgrade to a Xilinx.com supported browser:Chrome, Firefox, Internet Explorer 11, Safari. Thank you!

AR# 15086

9.1i PrimeTime - The clock path delay for the PrimeTime shift registers ( SRL* ) is reported differently than in TRCE/SDF

描述

The clock path delay for my SRL is reported differently in TRCE than it is in PrimeTime.

解决方案

We recommend using the delay values from TRCE or Timing Analyzer.

AR# 15086
日期 04/05/2012
状态 Archive
Type 综合文章
的页面