UPGRADE YOUR BROWSER

We have detected your current browser version is not the latest one. Xilinx.com uses the latest web technologies to bring you the best online experience possible. Please upgrade to a Xilinx.com supported browser:Chrome, Firefox, Internet Explorer 11, Safari. Thank you!

AR# 19956

6.3i Speed Files/Timing/Simulation Virtex-4 - Timing Analysis and SDF do not match for clock pad delay Tiopi

描述

General Description:

When I do a timing analysis and timing simulation, the clock pad delays do not match for my Virtex-4 design. This is also true for OSERDES in Virtex-4. When is this going to be fixed?

解决方案

This problem has been fixed in the latest 6.3i Service Pack available at:

http://support.xilinx.com/xlnx/xil_sw_updates_home.jsp
The first service pack containing the fix is 6.3i Service Pack 1.

AR# 19956
日期 01/18/2010
状态 Archive
Type 综合文章
的页面