UPGRADE YOUR BROWSER

We have detected your current browser version is not the latest one. Xilinx.com uses the latest web technologies to bring you the best online experience possible. Please upgrade to a Xilinx.com supported browser:Chrome, Firefox, Internet Explorer 11, Safari. Thank you!

AR# 37207

Design Advisory for the Virtex-6 FPGA Integrated Block Wrapper v1.5 for PCI Express - x8 Gen 2 128-bit Wrapper is Not Deasserting trn_tdst_rdy_n When Integrated Block Transmit Buffer is Full

描述

Known Issue: v1.5, v1.4, v1.3.2, v1.3.1, v1.3

The x8 Gen 2 128-bit wrapper is not deasserting trn_tdst_rdy_n when the integrated block's transmit buffer is full. This is causing packets provided to the wrapper by the user application to be lost.

解决方案

Fix this problem by downloading a fixed version of the wrapper source file trn_tx_128.v[hd]. Download this file from (Xilinx Answer 34279). The update is called ar37207_v6_pcie_v1_5_update1.zip.

The fixed version of this file will be included with the v1.6 release of the Virtex-6 Inetgrated Block's wrapper release in ISE software 12.3.

Revision History
07/05/2011 - Updated title
08/04/2010 - Initial Release

链接问答记录

主要问答记录

相关答复记录

Answer Number 问答标题 问题版本 已解决问题的版本
33775 有关 Virtex-6 FPGA 的 PCI Express 集成模块封装的设计咨询 N/A N/A
AR# 37207
日期 05/20/2012
状态 Active
Type 设计咨询
器件 More Less
IP
的页面