UPGRADE YOUR BROWSER

We have detected your current browser version is not the latest one. Xilinx.com uses the latest web technologies to bring you the best online experience possible. Please upgrade to a Xilinx.com supported browser:Chrome, Firefox, Internet Explorer 11, Safari. Thank you!

AR# 46649

AXI Bridge for PCI Express - Spartan-6 32-bit inteface AXI Initiated Write Request Creates Malformed TLP

Description

Version Found: 1.02.a
Version Resolved and other Known Issues: See (Xilinx Answer 44969)

When using the 32-bit interface available only on the Spartan-6 device, a 1 DW write initiated from the AXI side of the bridge will result in a a PCIe Memory Write TLP, where the first dword byte enables and the last dword byte enable are the same. This is not allowed by the PCIe specification because a packet of 1 DW or less should have the last byte enable field set to "0000".

解决方案

This issue is fixed in v1.03a which will be released in ISE 14.1 software.Prior to ISE 14.1 release, if this issue is a concern please open a case with Xilinx support and refer to this answer record. If the link partner device is checking the byte enable fields this could result in a fatal error condition. To work around this issue, fatal error reporting could be disabled in the link partner device if allowed by the system.

Revision History
03/05/2012 - Initial Release

NOTE:The "Version Found" columnlists the version in which the problem was firstdiscovered. The problem might also exist in earlier versions, but no specific testing has been performedto verify earlier versions.

链接问答记录

主要问答记录

Answer Number 问答标题 问题版本 已解决问题的版本
44969 AXI Bridge for PCI Express - Release Notes and Known Issues for All Versions up to ISE 14.7 N/A N/A

相关答复记录

Answer Number 问答标题 问题版本 已解决问题的版本
44969 AXI Bridge for PCI Express - Release Notes and Known Issues for All Versions up to ISE 14.7 N/A N/A
AR# 46649
创建日期 03/02/2012
Last Updated 05/20/2012
状态 Active
Type 已知问题
IP
  • AXI PCI Express (PCIe)