UPGRADE YOUR BROWSER

We have detected your current browser version is not the latest one. Xilinx.com uses the latest web technologies to bring you the best online experience possible. Please upgrade to a Xilinx.com supported browser:Chrome, Firefox, Internet Explorer 11, Safari. Thank you!

AR# 46744

Spartan-6 FPGA Design Assistant - Designing clocking structures in Spartan-6 FPGAs

Description

The Spartan-6 clocking structure is made up of CMT tileseach containing twoDigital Clock Managers (DCMs) andone Phase Locked Loop (PLL). There are also different buffer types for routing clocks throughout the device. This Answer Record contains information on designing clocking structures for Spartan-6 FPGAs.

NOTE: This Answer Record is part of the XilinxSpartan-6 FPGA Solution Center (Xilinx Answer 44744).The XilinxSpartan-6 FPGASolution Center is available to address all questions related toSpartan-6 devices.Whether you are starting a new design withSpartan-6 FPGA or troubleshooting a problem, use theSpartan-6 FPGA Solution Center to guide you to the right information.

解决方案

PLL
ThePhase Locked Loop(PLL) available in the Spartan-6 device family allows you to perform the following:
  • Clock Frequency Synthesis
  • Phase Alignment/Phase Shifting
  • Cleaning up a noisy clock (jitter filter)

DCM

The Digital Clock Managers (DCMs) in Spartan-6 provide advanced clocking capabilities including the following:

  • Eliminate input clock skew
  • Phase shift clock outputs
  • Multiply and divide the input clock to synthesize a new clock frequency

When using thePLL or DCMin your design, Xilinx recommends that you use the Clocking Wizard, available in the CORE Generator software, to help you generate yourPLL or DCMbased on your needs using an easy to use Wizard.For more information about this Wizard, including how to access the Clocking Wizard,see (Xilinx Answer 46749).

Clock Buffers
Spartan-6 provides multipleoptions for buffers that you can use inside your device depending on application. Some are specialized for I/O interfaces, while others are better suited for global clock distribution inside of the FPGA.For additional information on the types of buffers available in the Spartan-6 family, refer to (Xilinx Answer 46750).

链接问答记录

主要问答记录

Answer Number 问答标题 问题版本 已解决问题的版本
44744 Spartan-6 FPGA Solution Center N/A N/A

相关答复记录

AR# 46744
创建日期 03/27/2012
Last Updated 12/15/2012
状态 Active
Type 综合文章
器件
  • Spartan-6 LX
  • Spartan-6 LXT
  • Spartan-6Q