We have detected your current browser version is not the latest one. Xilinx.com uses the latest web technologies to bring you the best online experience possible. Please upgrade to a Xilinx.com supported browser:Chrome, Firefox, Internet Explorer 11, Safari. Thank you!

AR# 5134

LogiCORE PCI - During Cadence Verilog-XL simulation, a warning reports: "Timing violation in bic_pci_stm.bic_pci_top..."


General Description: 

Cadence Verilog-XL issues the following warning when I simulate the LogiCORE PCI interface: 


"/xilinx/xilinx.M1.5/verilog/src/simprims/X_FF.vmd", 71: 

Timing violation in bic_pci_stm.bic_pci_top.\PCI_CORE/PCI_LC/PCI-AD/IO9/IFD/$1I37/X_FF 

$setup( IN:298578982, posedge CLK &&& in_clk_enable:298579228, 360:360 );" 


What does this warning mean?


In order to meet timing, the LogiCORE PCI turns on its AD drivers during the clock cycle BEFORE it asserts FRAME#. Therefore, the value on AD may change any time between the start of the clock cycle before FRAME# and the end of the clock cycle DURING which FRAME# is asserted. If the change occurs within the setup/hold window around the intermediate clock edge, a violation will occur when the AD IOB's input FF tries to clock in the value.  


Because the core does not rely on this indeterminate value, this warning may be safely ignored.

AR# 5134
日期 05/14/2014
状态 Archive
Type 综合文章