AR# 60047

UltraScale/UltraScale+ QDRII+ IP - Incorrect parameter values for 36-bit designs using x18 components

描述

Version Found: v5.0

Version Resolved: See (Xilinx Answer 69038)

For MIG UltraScale QDRII+ 36-bit designs using x18 components, it is possible that the clk_from_ext_upp and clk_from_ext_low parameter values will be incorrect.

This can result in the following CRITICAL WARNING being received during implementation:

CRITICAL WARNING: [Route 35-54] Net: u_my_mig/inst/u_qdriip_phy/phycal/phy/byteWrap[2].u_xiphy_byte_wrapper/I_CONTROL[0].GEN_I_CONTROL.u_xiphy_control/clk_to_ext_south_low is not completely routed. 

解决方案

To resolve this the following changes to the clk_from_ext_upp and clk_from_ext_low parameters should be made inside ./sources_1/ip/<core_name>/rtl/map/phy_clk_map.vh:


,.clk_from_ext_low (
  {
  1'b1,
  1'b1,
  1'b1,
  1'b1,
  1'b1,
  1'b1,
  1'b1,
  1'b1,
  clk_to ext_north_low[2]
  1'b1,
  1'b1,
  clk_to_ext_south_low[1]
}
)
,.clk_from_ext_upp (
  {
  1'b1,
  1'b1,
  1'b1,
  1'b1,
  1'b1,
  1'b1,
  1'b1,
  1'b1,
  clk_to ext_north_upp[2]
  1'b1,
  1'b1,
  clk_to_ext_south_upp[1]
}
)

Revision History
04/16/2014 - Initial release

链接问答记录

主要问答记录

Answer Number 问答标题 问题版本 已解决问题的版本
69038 UltraScale/UltraScale+ QDRII+ - Release Notes and Known Issues N/A N/A
AR# 60047
日期 02/02/2018
状态 Active
Type 已知问题
器件 More Less
Tools
IP