CPU less SATA Host IP core (SATA HCTL IP)

产品描述

Design Gateway SATA3 Host CPUless IP Core is designed to be an all-in-one system that contains the application layer, transport layer, and link layer in one IP. This helps the connection with the PHY layer implemented by the transceiver without CPU and DDR usage. The SATA Physical layer is designed by HDL code for controlling transceiver following SATA protocol and is the interface module connected between SATA3HCTL IP and SATA device. This SATA3 IP core PHY is provided in the reference design in the release stuff for the IP customer. The SATA3 host IP core features dgIF typeS user interface that is very easy to access and comes with control and data interface. For more detail, please visit http://www.dgway.com/SATA-IP_X_E.html


主要特性与优势

  • Simple user interface by dgIF types
  • Support four commands such as IDENTIFY DEVICE, SECURITY ERASE UNIT, WRITE DMA (EXT), and READ DMA (EXT)
  • SATA application layer, transaction layer and link layer by hardware logic
  • No need for external memory and CPU
  • Compliant with the Serial ATA specification revision 3.0
  • 2 x 4Kbyte FIFO for internal buffer
  • Support SATA-III Speed by using 150 MHz for SATA clock and higher frequency for user clock
  • Free HDL code of SATA3 PHY and the reference design in release stuff
  • Reference design by using AB09-FMCRAID adapter board from Design Gateway

特色技术文档

器件实现矩阵

面向此核实现范例的器件使用矩阵。联系供应商了解更多信息。

系列 器件 速度等级 工具版本 硬件验证? LUT BRAM DSP48 CMT GTx FMAX (Mhz)
VIRTEX-UP Family XCVU9P -2 Vivado 2020.1 Y 636 1597 1 0 0 1 500
Zynq-UP-MPSoC Family XCZU9EG -2 Vivado 2020.1 Y 656 1592 1 0 0 1 500
Zynq-7000 Family XC7Z045 -2 Vivado 2020.1 Y 563 1500 1 0 0 1 333
KINTEX-U Family XCKU040 -2 Vivado 2020.1 Y 632 1488 1 0 0 1 370

IP 质量指标

综合信息

数据创建日期 Sep 04, 2024
当前 IP 修订号 1.3
当前修订日期已发布 Jul 09, 2018
第一版发布日期 Oct 09, 2014

Xilinx 客户的生产使用情况

Xilinx 客户成功生产项目的数量 16
可否提供参考? Y

交付内容

可供购买的 IP 格式 Netlist
源代码格式 VHDL
是否包含高级模型? N
提供集成测试台 N
是否提供代码覆盖率报告? N
是否提供功能覆盖率报告? N
是否提供 UCF? UCF
商业评估板是否可用? Y
评估板所用的 FPGA Kintex UltraScale
是否提供软件驱动程序? N

实现方案

代码是否针对 Xilinx 进行优化? N
定制 FPGA 优化技术 None
所支持的综合软件工具及版本 Xilinx XST
是否执行静态时序分析? Y
是否包含 IP-XACT 元数据? N

验证

是否有可用的文档验证计划? No
测试方法 Directed Testing
断言 N
收集的覆盖指标 None
是否执行时序验证? N
可用的时序验证报告 N
所支持的仿真器 Xilinx lSim

硬件验证

在 FPGA 上进行验证 Y
所使用的硬件验证平台 KCU105, ZCU106, VCU118,KC705, AC701, VC707, ZC706
已通过的行业标准合规测试 N
是否提供测试结果? N