AR# 32921: Virtex-6 Integrated Block Wrapper v1.2 for PCI Express - When I implement an x8 Gen 2 mode design that uses an MPS capability of 512 bytes, this causes timing failures on the integrated block's BRAM interface
AR# 32921
|
Virtex-6 Integrated Block Wrapper v1.2 for PCI Express - When I implement an x8 Gen 2 mode design that uses an MPS capability of 512 bytes, this causes timing failures on the integrated block's BRAM interface
描述
Known Issue: v1.2
When I implement an x8 Gen 2 mode design that uses an MPS capability of 512 bytes, this causes timing failures on the integrated block's BRAM interface.
解决方案
This issue only affects implementation and timing closure; you can still simulate 512 byte MPS.
Constraints will be added to the UCF file in 11.3 to help in timing closure.
For other Virtex-6 Integrated Block Wrapper v1.2 for PCI Express Known Issues and Release Notes, see (Xilinx Answer 32742).
Revision History
06/24/2009 - Initial Release
本答复记录是否对您有帮助?
AR# 32921
日期
08/06/2010
状态
Active
Type
??????
IP
Virtex-6 FPGA Integrated Block for PCI Express ( PCIe )