UPGRADE YOUR BROWSER

We have detected your current browser version is not the latest one. Xilinx.com uses the latest web technologies to bring you the best online experience possible. Please upgrade to a Xilinx.com supported browser:Chrome, Firefox, Internet Explorer 11, Safari. Thank you!

AR# 64216

High Speed SelectIO Wizard - Known Issue list

描述

This Answer Record covers the known issues with the High Speed SelectIO Wizard (v5.3) for the UltraScale family.

Note: the list of unsupported features is detailed in (PG188) High Speed SelectIO Wizard LogiCORE IP Product Guide.

解决方案

A full listing of answer records for the High Speed SelectIO Wizard is listed at the end of this answer record, covering all of the answer records for the High Speed SelectIO Wizard (v3.2) as well as previous versions of the High Speed SelectIO Wizard.

For a list of current issues related to the Component Mode interface in UltraScale devices please see (Xilinx Answer 66012).

Because the High Speed SelectIO Wizard supports a range of settings, the answer records should be reviewed to determine if they are needed for a given interface.

For customers with multiple interfaces in a single bank, the reset MUST be applied to all interfaces at the same time to ensure that the reset sequence completes.

For more information see (Xilinx Answer 66676).


Below is a full list of all known issues with the High Speed SelectIO Wizard:

Answer Record NumberInterface Type AffectedTitle Version FoundVersion Fixed
(Xilinx Answer 68163)RX & TX High Speed SelectIO Wizard - Logic might reset while waiting for DLY_RDY or VTC_RDY during the reset sequence2016.22016.3
(Xilinx Answer 68164)RX & TXHigh Speed SelectIO Wizard - Resets When Controlling en_vtc_bsc<7:0> can restart the reset sequence2016.22016.3
(Xilinx Answer 65987)TXHigh Speed SelectIO Wizard - TX - TX_GATING attribute incorrectly set.2015.3
2016.1
(Xilinx Answer 65988)Rx & TX
High Speed SelectIO Wizard - TX_RX - Bitslice Control EN_VTC asserted incorrectly 2015.32016.1
(Xilinx Answer 65990)RXHigh Speed SelectIO Wizard - RX - DATA clock defaults to non-invert (INV_RXCLK = FALSE)2015.32016.1
(Xilinx Answer 66017)RX & TXHigh Speed SelectIO Wizard - TX_RX - When using the RIU Clock the interface can fail to come out of reset.2015.32016.1
(Xilinx Answer 66101)
RX & TX
High Speed SelectIO Wizard - DELAY_TYPE or DELAY_VALUE settings may not be correctly reflected in the code2015.32016.1
(Xilinx Answer 66100)
RX & TXHigh Speed SelectIO Wizard - Bank ordering is reversed compared to the actual bank implementation from the user guide.2015.32016.1
(Xilinx Answer 66142)RXHigh Speed SelectIO Wizard - RX - For interfaces with multiple aligned channels the FIFO_RD_EN is not correctly set-up2015.32016.1
(Xilinx Answer 66159)RX & TXHigh Speed SelectIO Wizard - PLL feedback path incorrectly goes through a BUFG2015.32016.1
(Xilinx Answer 66208)RX & TXHigh Speed SelectIO Wizard - Example design does not check for alignment across the whole interface 2015.32016.1
(Xilinx Answer 66210)TX
High Speed SelectIO Wizard - The INIT value is incorrectly set for TX or RXTX designs when the default value is required to be High2015.32016.1
(Xilinx Answer 66431)RX & TXHigh Speed SelectIO Wizard - DELAY_TYPE (FIXED|VARIABLE|VAR_LOAD) is not correctly set within the synthesized netlist 2015.32016.1
(Xilinx Answer 66433)RX & TXHigh Speed SelectIO Wizard - DELAY_VALUE May not be set correctly 2015.32016.1
(Xilinx Answer 66434)TXHigh Speed SelectIO Wizard - Transmit interfaces may have TX_BITSLICE[0] out of alignment within each nibble 2015.32016.1
(Xilinx Answer 66244)RXUltraScale - Source Synchronous interfaces - RX - Requirement to have the RX CLK stopped until the RX VTC_RDY is assertedALLALL
(Xilinx Answer 66676)RX & TXHigh Speed SelectIO Wizard - Reset requirement for 2 interfaces in one bank ALLALL
(Xilinx Answer 64217)High Speed SelectIO Wizard - Reset not following recommended sequence 2014.22015.3
(Xilinx Answer 64218)High Speed SelectIO Wizard - Unable to select Tristate function for TX Interface 2014.22015.3
(Xilinx Answer 64219)High Speed SelectIO Wizard - Maximum number of IOs that can be selected is 46 instead of 52 2014.22015.3
(Xilinx Answer 64221)High Speed SelectIO Wizard - Data width range not updating currently when sharing a bank between 2 interfaces 2014.22015.3
(Xilinx Answer 64222)High Speed SelectIO Wizard - Example design fails to implement if targeting a half bank 2014.22015.3
(Xilinx Answer 64234)High Speed SelectIO Wizard - Unable to select strobe/capture clock IO Location when switching to the RX TX Bidirectional interface type 2014.22015.3
(Xilinx Answer 64235)High Speed SelectIO Wizard : Switching between Bus Directions produces error "update of parameter PARAM_VALUE IFO.STROBEO failed2015.12015.3
(Xilinx Answer 64236)High Speed SelectIO Wizard - RXTX Bi-directional with Strobes has issue with if0_clk not having a LOC causing implementation errors 2015.12015.3
(Xilinx Answer 64291)High Speed SelectIO Wizard - Inability to select the Delay Format in the GUI

 

2014.22015.3
(Xilinx Answer 64292)High Speed SelectIO Wizard - Does not allow user to select GC_QBC for the PLL CLK source2014.22015.3
(Xilinx Answer 64293)High Speed SelectIO Wizard - If using a Serialization Factor of 4 the Interface Data Speed is limited to 800Mbps 2014.22015.3
(Xilinx Answer 64282)High Speed SelectIO Wizard how to configure all 24Pairs as differential Data Pins2014.22015.3
(Xilinx Answer 64396)High Speed SelectIO Wizard - Certain frequency and data rate combinations can result in in an ERROR alert2014.22015.3
(Xilinx Answer 64503)High Speed SelectIO Wizard - Unable to select all GC pins on TX interface 2014.22015.3
(Xilinx Answer 69188)RX + TXHigh Speed SelectIO Wizard - Incorrect port mapping in example design when using Bus Direction = TX+RX2017.1TBD
(Xilinx Answer 69672)RXHigh Speed SelectIO Wizard - Receive interfaces should not use edge aligned and set a none zero delay_value

ALL2017.3
(Xilinx Answer 70630)RX + TX Design Advisory for Vivado High Speed SelectIO Wizard (3.2) reset sequence 
2017.12018.1


** TBD = To Be Decided

链接问答记录

子答复记录

Answer Number 问答标题 问题版本 已解决问题的版本
64217 High Speed SelectIO Wizard - Reset not following recommended sequence N/A N/A
64218 High Speed SelectIO Wizard - Unable to select 3-state function for TX Interface N/A N/A
64219 High Speed SelectIO Wizard - Maximum number of I/Os that can be selected is 46 instead of 52 N/A N/A
64221 High Speed SelectIO Wizard - Data width range not updating currently when sharing a bank between 2 interfaces N/A N/A
64222 High Speed SelectIO Wizard - Example design fails to implement if targeting a half bank N/A N/A
64234 High Speed SelectIO Wizard - Unable to select strobe/capture clock I/O Location when switching to the RX TX Bidirectional interface type N/A N/A
64235 High Speed SelectIO Wizard : Switching between Bus Directions produces error "update of parameter PARAM_VALUE IFO.STROBEO failed” N/A N/A
64236 High Speed SelectIO Wizard - RXTX Bi-directional with Strobes has issue with if0_clk not having a LOC causing implementation errors N/A N/A
64291 High Speed SelectIO Wizard - Inability to select the Delay Format in the GUI N/A N/A
64292 High Speed SelectIO Wizard - Does not allow user to select GC_QBC for the PLL CLK source N/A N/A
64293 High Speed SelectIO Wizard - If using a Serialization Factor of 4, the Interface Data Speed is limited to 800Mbps N/A N/A
64282 High Speed SelectIO Wizard how to configure all 24Pairs as differential Data Pins N/A N/A
64396 High Speed SelectIO Wizard - Certain frequency and data rate combinations can result in in an ERROR alert N/A N/A
64503 High Speed SelectIO Wizard - Unable to select all GC pins on TX interface N/A N/A
66159 High Speed SelectIO Wizard - PLL compensation mode incorrectly set N/A N/A
66208 High Speed SelectIO Wizard - Example design does not check for alignment across the whole interface N/A N/A
66017 High Speed SelectIO Wizard - TX_RX - When using the RIU Clock the interface can fail to come out of reset. N/A N/A
66101 High Speed SelectIO Wizard - DELAY_TYPE or DELAY_VALUE settings might not be correctly reflected in the code N/A N/A
66210 High Speed SelectIO Wizard - The INIT value is incorrectly set for TX or RXTX designs when the default value is required to be High N/A N/A
66100 High Speed SelectIO Wizard - Bank ordering is reversed compared to the actual bank implementation from the user guide. N/A N/A
65987 High Speed SelectIO Wizard - TX - TX_GATING attribute incorrectly set. N/A N/A
65988 High Speed SelectIO Wizard - TX_RX - Bitslice Control EN_VTC asserted incorrectly N/A N/A
65990 High Speed SelectIO Wizard - RX - DATA clock defaults to non-invert (INV_RXCLK = FALSE) N/A N/A
66431 High Speed SelectIO Wizard - DELAY_TYPE (FIXED|VARIABLE|VAR_LOAD) is not correctly set within the synthesized netlist N/A N/A
66433 High Speed SelectIO Wizard - DELAY_VALUE might not be set correctly N/A N/A
66434 High Speed SelectIO Wizard - Transmit interfaces may have TX_BITSLICE[0] out of alignment within each nibble N/A N/A
66244 UltraScale - Source Synchronous interfaces - RX - Requirement to have the RX CLK stopped until the RX VTC_RDY is asserted N/A N/A
66142 High Speed SelectIO Wizard - RX - For interfaces with multiple aligned channels the FIFO_RD_EN is not correctly set up N/A N/A
66676 High Speed SelectIO Wizard - Reset requirement for 2 or more interfaces in one bank N/A N/A
67104 High Speed SelectIO Wizard - Timing violations can be seen on the CLKOUT0 of the PLL N/A N/A
67105 High Speed SelectIO Wizard - ERROR: [Place 30-693] Unroutable Placement! PLL / BITSLICE_CONTROL component pairs are not placed in a routable site pairs. N/A N/A
67106 High Speed SelectIO Wizard - Simulation fails when using IES simulator N/A N/A
67246 UltraScale/UltraScale+ - How can large IODELAY adjustments be made using CNTVALUEIN? N/A N/A
69188 High Speed SelectIO Wizard - Incorrect port mapping in example design when using Bus Direction = TX+RX N/A N/A
AR# 64216
日期 05/30/2018
状态 Active
Type 综合文章
器件
  • Kintex UltraScale
  • Virtex UltraScale
  • Kintex UltraScale+
  • More
  • Virtex UltraScale+
  • Zynq UltraScale+ MPSoC
  • Less
的页面